Finite State Machine Datapath Design, Optimization, and Implementation (Synthesis Lectures on Digital Circuits and Systems) Buy on Amazon

https://www.ebooknetworking.net/books_detail-1598295292.html

Finite State Machine Datapath Design, Optimization, and Implementation (Synthesis Lectures on Digital Circuits and Systems)

40.00 USD
Buy New on Amazon 🇺🇸 Buy Used — $25.00

Usually ships in 24 hours

Book Details

Author(s)Justin Davis
ISBN / ASIN1598295292
ISBN-139781598295290
AvailabilityUsually ships in 24 hours
Sales Rank2,791,276
MarketplaceUnited States  🇺🇸

Description

Finite State Machine Datapath Design, Optimization, and Implementation explores the design space of combined FSM/Datapath implementations. The lecture starts by examining performance issues in digital systems such as clock skew and its effect on setup and hold time constraints, and the use of pipelining for increasing system clock frequency. This is followed by definitions for latency and throughput, with associated resource tradeoffs explored in detail through the use of dataflow graphs and scheduling tables applied to examples taken from digital signal processing applications. Also, design issues relating to functionality, interfacing, and performance for different types of memories commonly found in ASICs and FPGAs such as FIFOs, single-ports, and dual-ports are examined. Selected design examples are presented in implementation-neutral Verilog code and block diagrams, with associated design files available as downloads for both Altera Quartus and Xilinx Virtex FPGA platforms. A working knowledge of Verilog, logic synthesis, and basic digital design techniques is required. This lecture is suitable as a companion to the synthesis lecture titled Introduction to Logic Synthesis using Verilog HDL.

More Books by Justin Davis

Donate to EbookNetworking
Prev
Next