Applied Formal Verification: For Digital Circuit Design (Electronic Engineering)
📄 Viewing lite version
Full site ›
Book Details
Author(s)Douglas L. Perry, Harry Foster
PublisherMcGraw-Hill Education
ISBN / ASIN007144372X
ISBN-139780071443722
AvailabilityUsually ships in 24 hours
Sales Rank1,869,570
CategoryTechnology & Engineering
MarketplaceUnited States 🇺🇸
Description ▲
Formal verification is a powerful new digital design method. In this cutting-edge tutorial, two of the field's best known authors team up to show designers how to efficiently apply Formal Verification, along with hardware description languages like Verilog and VHDL, to more efficiently solve real-world design problems. Contents: Simulation-Based Verification * Introduction to Formal Techniques * Contrasting Simulation vs. Formal Techniques * Developing a Formal Test Plan * Writing High-Level Requirements * Proving High-Level Requirements * System Level Simulation * Design Example * Formal Test Plan * Final System Simulation
More Books in Technology & Engineering
Carpentry & Building Construction, Student Edition, 20…
View
The Electronics Dictionary for Technicians
View
Electronic Devices and Circuits (Merrill's Internation…
View
8086/8088, 80286, 80386 and 80486 Assembly Language Pr…
View
Digital and Analog Communication Systems
View
Introduction to Robotics
View
The Technology of Metallurgy
View
An Introduction to Transport Phenomena in Materials En…
View
Engineering graphics
View