Search Books
The Design of Low-Voltage, … Survivable Networks: Algori…

Formal Semantics and Proof Techniques for Optimizing VHDL Models

Author Kothanda Umamageswaran, Sheetanshu L. Pandey, Philip A. Wilsey
Publisher Springer
Category Computers
📄 Viewing lite version Full site ›
🌎 Shop on Amazon — choose country
179.00 USD
🛒 Buy New on Amazon 🇺🇸 🏷 Buy Used — $44.99

✓ Usually ships in 24 hours

Share:
Book Details
PublisherSpringer
ISBN / ASIN0792383753
ISBN-139780792383758
AvailabilityUsually ships in 24 hours
Sales Rank10,609,626
CategoryComputers
MarketplaceUnited States 🇺🇸

Description

Written expressly for hardware designers, this book presents a formal model of VHDL clearly specifying both the static and dynamic semantics of VHDL. It provides a mathematical framework for representing VHDL constructs and shows how those constructs can be formally manipulated to reason about VHDL.

Learning SQL Server 2008 Reporting Services
View
Sketching User Experiences: The Workbook
View
Professional Android Open Accessory Programming with A…
View
Operating Systems (3rd Edition)
View
Beginning Oracle Application Express 4 (Expert's Voice…
View
Elsevier's Dictionary of Automation Technics: In Engli…
View
Twitter For Dummies
View
Microsoft Outlook 2013: Complete (Shelly Cashman Serie…
View