Digital System Test and Testable Design: Using HDL Models and Architectures
📄 Viewing lite version
Full site ›
Book Details
Author(s)Zainalabedin Navabi
PublisherSpringer
ISBN / ASIN1441975470
ISBN-139781441975478
AvailabilityUsually ships in 24 hours
Sales Rank3,514,524
CategoryTechnology & Engineering
MarketplaceUnited States 🇺🇸
Description ▲
This book is about digital system testing and testable design. The concepts of testing and testability are treated together with digital design practices and methodologies. The book uses Verilog models and testbenches for implementing and explaining fault simulation and test generation algorithms. Extensive use of Verilog and Verilog PLI for test applications is what distinguishes this book from other test and testability books. Verilog eliminates ambiguities in test algorithms and BIST and DFT hardware architectures, and it clearly describes the architecture of the testability hardware and its test sessions. Describing many of the on-chip decompression algorithms in Verilog helps to evaluate these algorithms in terms of hardware overhead and timing, and thus feasibility of using them for System-on-Chip designs. Extensive use of testbenches and testbench development techniques is another unique feature of this book. Using PLI in developing testbenches and virtual testers provides a powerful programming tool, interfaced with hardware described in Verilog. This mixed hardware/software environment facilitates description of complex test programs and test strategies.
More Books in Technology & Engineering
Carpentry & Building Construction, Student Edition, 20…
View
The Electronics Dictionary for Technicians
View
Electronic Devices and Circuits (Merrill's Internation…
View
8086/8088, 80286, 80386 and 80486 Assembly Language Pr…
View
Digital and Analog Communication Systems
View
Introduction to Robotics
View
The Technology of Metallurgy
View
An Introduction to Transport Phenomena in Materials En…
View
Engineering graphics
View