Search Books
Towards an Interdisciplinar… R for Marketing Research an…

A Pipelined Multi-core MIPS Machine: Hardware Implementation and Correctness Proof (Lecture Notes in Computer Science)

Author Mikhail Kovalev, Silvia M. Müller, Wolfgang J. Paul
Publisher Springer
Category Paperback
📄 Viewing lite version Full site ›
🌎 Shop on Amazon — choose country
55.73 84.00 USD
🛒 Buy New on Amazon 🇺🇸 🏷 Buy Used — $65.28

✓ Usually ships in 24 hours

Share:
Book Details
PublisherSpringer
ISBN / ASIN3319139053
ISBN-139783319139050
AvailabilityUsually ships in 24 hours
Sales Rank6,347,891
CategoryPaperback
MarketplaceUnited States 🇺🇸

Description

This monograph is based on the third author's lectures on computer architecture, given in the summer semester 2013 at Saarland University, Germany. It contains a gate level construction of a multi-core machine with pipelined MIPS processor cores and a sequentially consistent shared memory.

The book contains the first correctness proofs for both the gate level implementation of a multi-core processor and also of a cache based sequentially consistent shared memory. This opens the way to the formal verification of synthesizable hardware for multi-core processors in the future.

Constructions are in a gate level hardware model and thus deterministic. In contrast the reference models against which correctness is shown are nondeterministic. The development of the additional machinery for these proofs and the correctness proof of the shared memory at the gate level are the main technical contributions of this work.

HANS-GUNTER HEUMANN : BEST OF PIANO CLASSICS 50 FAMOUS…
View
Please Try to Remember the First of Octember
View
The Bear Scouts
View
Pyramid
View
Love is Walking Hand in Hand
View
Dr. Karyn's Guide To The Teen Years
View
For Whom the Bell Tolls
View
Cricket World Cup Pocket Annual 1999
View
Rainbow Warrior
View