Search Books
Electrostatics (The Springe… Parking Structures: Plannin…

Test Resource Partitioning for System-on-a-Chip (Frontiers in Electronic Testing)

Author Vikram Iyengar, Anshuman Chandra
Publisher Springer
Category Technology & Engineering
📄 Viewing lite version Full site ›
🌎 Shop on Amazon — choose country
185.81 189.00 USD
🛒 Buy New on Amazon 🇺🇸 🏷 Buy Used — $203.20

✓ Usually ships in 24 hours

Share:
Book Details
PublisherSpringer
ISBN / ASIN1461354005
ISBN-139781461354000
AvailabilityUsually ships in 24 hours
Sales Rank99,999,999
MarketplaceUnited States 🇺🇸

Description

Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. Plug-and-play refers to the paradigm in which core-to-core interfaces as well as core-to-SOC logic interfaces are standardized, such that cores can be easily plugged into "virtual sockets" on the SOC design, and core tests can be plugged into the SOC during test without substantial effort on the part of the system integrator. The goal of the book is to position test resource partitioning in the context of SOC test automation, as well as to generate interest and motivate research on this important topic.

SOC integrated circuits composed of embedded cores are now commonplace. Nevertheless, There remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design, and test challenges are a major contributor to the widening gap between design capability and manufacturing capacity. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test protocols.

Test Resource Partitioning for System-on-a-Chip responds to a pressing need for a structured methodology for SOC test automation. It presents new techniques for the partitioning and optimization of the three major SOC test resources: test hardware, testing time and test data volume.

Test Resource Partitioning for System-on-a-Chip paves the way for a powerful integrated framework to automate the test flow for a large number of cores in an SOC in a plug-and-play fashion. The framework presented allows the system integrator to reduce test cost and meet short time-to-market requirements.

Applied Ground-Water Hydrology and Well Hydraulics
View
Nanotechnology for Water Purification
View
Solar Shading of Buildings: (BR 364) (Bre Report)
View
New and Developing Sources of Food Proteins
View
Coal science, volume 2
View
High Voltage Engineering
View
Developments In Pressure-Sensitive Products
View
Haar Wavelets: With Applications (Mathematical Enginee…
View